| /** |
| ****************************************************************************** |
| * @file stm32f3xx_hal_nand.h |
| * @author MCD Application Team |
| * @version V1.4.0 |
| * @date 16-December-2016 |
| * @brief Header file of NAND HAL module. |
| ****************************************************************************** |
| * @attention |
| * |
| * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
| * |
| * Redistribution and use in source and binary forms, with or without modification, |
| * are permitted provided that the following conditions are met: |
| * 1. Redistributions of source code must retain the above copyright notice, |
| * this list of conditions and the following disclaimer. |
| * 2. Redistributions in binary form must reproduce the above copyright notice, |
| * this list of conditions and the following disclaimer in the documentation |
| * and/or other materials provided with the distribution. |
| * 3. Neither the name of STMicroelectronics nor the names of its contributors |
| * may be used to endorse or promote products derived from this software |
| * without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
| * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
| * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
| * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
| * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
| * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
| * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| * |
| ****************************************************************************** |
| */ |
| |
| /* Define to prevent recursive inclusion -------------------------------------*/ |
| #ifndef __STM32F3xx_HAL_NAND_H |
| #define __STM32F3xx_HAL_NAND_H |
| |
| #ifdef __cplusplus |
| extern "C" { |
| #endif |
| |
| /* Includes ------------------------------------------------------------------*/ |
| #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx) |
| #include "stm32f3xx_ll_fmc.h" |
| |
| /** @addtogroup STM32F3xx_HAL_Driver |
| * @{ |
| */ |
| |
| /** @addtogroup NAND |
| * @{ |
| */ |
| |
| /** @addtogroup NAND_Private_Constants |
| * @{ |
| */ |
| |
| #define NAND_DEVICE1 FMC_BANK2 |
| #define NAND_DEVICE2 FMC_BANK3 |
| #define NAND_WRITE_TIMEOUT (1000U) |
| |
| #define CMD_AREA ((uint32_t)(1U<<16U)) /* A16U = CLE high */ |
| #define ADDR_AREA ((uint32_t)(1U<<17U)) /* A17U = ALE high */ |
| |
| #define NAND_CMD_AREA_A ((uint8_t)0x00U) |
| #define NAND_CMD_AREA_B ((uint8_t)0x01U) |
| #define NAND_CMD_AREA_C ((uint8_t)0x50U) |
| #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30U) |
| |
| #define NAND_CMD_WRITE0 ((uint8_t)0x80U) |
| #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10U) |
| #define NAND_CMD_ERASE0 ((uint8_t)0x60U) |
| #define NAND_CMD_ERASE1 ((uint8_t)0xD0U) |
| #define NAND_CMD_READID ((uint8_t)0x90U) |
| #define NAND_CMD_STATUS ((uint8_t)0x70U) |
| #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7AU) |
| #define NAND_CMD_RESET ((uint8_t)0xFFU) |
| |
| /* NAND memory status */ |
| #define NAND_VALID_ADDRESS (0x00000100U) |
| #define NAND_INVALID_ADDRESS (0x00000200U) |
| #define NAND_TIMEOUT_ERROR (0x00000400U) |
| #define NAND_BUSY (0x00000000U) |
| #define NAND_ERROR (0x00000001U) |
| #define NAND_READY (0x00000040U) |
| |
| /** |
| * @} |
| */ |
| |
| /** @addtogroup NAND_Private_Macros |
| * @{ |
| */ |
| |
| /** |
| * @brief NAND memory address computation. |
| * @param __ADDRESS__: NAND memory address. |
| * @param __HANDLE__ : NAND handle. |
| * @retval NAND Raw address value |
| */ |
| #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) (((__ADDRESS__)->Page) + \ |
| (((__ADDRESS__)->Block + (((__ADDRESS__)->Zone) * ((__HANDLE__)->Info.ZoneSize)))* ((__HANDLE__)->Info.BlockSize * ((__HANDLE__)->Info.PageSize + (__HANDLE__)->Info.SpareAreaSize)))) |
| |
| /** |
| * @brief NAND memory address cycling. |
| * @param __ADDRESS__: NAND memory address. |
| * @retval NAND address cycling value. |
| */ |
| #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */ |
| #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8U) /* 2nd addressing cycle */ |
| #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16U) /* 3rd addressing cycle */ |
| #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24U) /* 4th addressing cycle */ |
| |
| /** |
| * @} |
| */ |
| |
| /* Exported typedef ----------------------------------------------------------*/ |
| /* Exported types ------------------------------------------------------------*/ |
| /** @defgroup NAND_Exported_Types NAND Exported Types |
| * @{ |
| */ |
| |
| /** |
| * @brief HAL NAND State structures definition |
| */ |
| typedef enum |
| { |
| HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */ |
| HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */ |
| HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */ |
| HAL_NAND_STATE_ERROR = 0x03 /*!< NAND error state */ |
| }HAL_NAND_StateTypeDef; |
| |
| /** |
| * @brief NAND Memory electronic signature Structure definition |
| */ |
| typedef struct |
| { |
| /*<! NAND memory electronic signature maker and device IDs */ |
| |
| uint8_t Maker_Id; |
| |
| uint8_t Device_Id; |
| |
| uint8_t Third_Id; |
| |
| uint8_t Fourth_Id; |
| }NAND_IDTypeDef; |
| |
| /** |
| * @brief NAND Memory address Structure definition |
| */ |
| typedef struct |
| { |
| uint16_t Page; /*!< NAND memory Page address */ |
| |
| uint16_t Zone; /*!< NAND memory Zone address */ |
| |
| uint16_t Block; /*!< NAND memory Block address */ |
| |
| }NAND_AddressTypeDef; |
| |
| /** |
| * @brief NAND Memory info Structure definition |
| */ |
| typedef struct |
| { |
| uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in K. bytes */ |
| |
| uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in K. bytes */ |
| |
| uint32_t BlockSize; /*!< NAND memory block size number of pages */ |
| |
| uint32_t BlockNbr; /*!< NAND memory number of blocks */ |
| |
| uint32_t ZoneSize; /*!< NAND memory zone size measured in number of blocks */ |
| }NAND_InfoTypeDef; |
| |
| /** |
| * @brief NAND handle Structure definition |
| */ |
| typedef struct |
| { |
| FMC_NAND_TypeDef *Instance; /*!< Register base address */ |
| |
| FMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */ |
| |
| HAL_LockTypeDef Lock; /*!< NAND locking object */ |
| |
| __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */ |
| |
| NAND_InfoTypeDef Info; /*!< NAND characteristic information structure */ |
| }NAND_HandleTypeDef; |
| |
| /** |
| * @} |
| */ |
| |
| /* Exported constants --------------------------------------------------------*/ |
| /* Exported macro ------------------------------------------------------------*/ |
| /** @defgroup NAND_Exported_Macros NAND Exported Macros |
| * @{ |
| */ |
| |
| /** @brief Reset NAND handle state |
| * @param __HANDLE__: specifies the NAND handle. |
| * @retval None |
| */ |
| #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET) |
| |
| /** |
| * @} |
| */ |
| |
| /* Exported functions --------------------------------------------------------*/ |
| /** @addtogroup NAND_Exported_Functions NAND Exported Functions |
| * @{ |
| */ |
| |
| /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions |
| * @{ |
| */ |
| |
| /* Initialization/de-initialization functions ********************************/ |
| HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FMC_NAND_PCC_TimingTypeDef *AttSpace_Timing); |
| HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand); |
| void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand); |
| void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand); |
| void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand); |
| void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand); |
| |
| /** |
| * @} |
| */ |
| |
| /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions |
| * @{ |
| */ |
| |
| /* IO operation functions ****************************************************/ |
| HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID); |
| HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand); |
| HAL_StatusTypeDef HAL_NAND_Read_Page(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead); |
| HAL_StatusTypeDef HAL_NAND_Write_Page(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite); |
| HAL_StatusTypeDef HAL_NAND_Read_SpareArea(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead); |
| HAL_StatusTypeDef HAL_NAND_Write_SpareArea(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite); |
| HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress); |
| uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand); |
| uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress); |
| |
| /** |
| * @} |
| */ |
| |
| /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions |
| * @{ |
| */ |
| |
| /* NAND Control functions ****************************************************/ |
| HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand); |
| HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand); |
| HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout); |
| |
| /** |
| * @} |
| */ |
| |
| /** @addtogroup NAND_Exported_Functions_Group4 Peripheral State functions |
| * @{ |
| */ |
| |
| /* NAND State functions *******************************************************/ |
| HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand); |
| uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand); |
| |
| /** |
| * @} |
| */ |
| |
| /** |
| * @} |
| */ |
| |
| /** |
| * @} |
| */ |
| |
| /** |
| * @} |
| */ |
| |
| #endif /* STM32F302xE || STM32F303xE || STM32F398xx */ |
| |
| #ifdef __cplusplus |
| } |
| #endif |
| |
| #endif /* __STM32F3xx_HAL_NAND_H */ |
| |
| /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |