blob: 2b9575b7d0875bd00dc3ee4fa0c4ff4f56d297ee [file] [log] [blame]
/*
* Copyright (c) 2021 Guðni Már Gilbert
*
* SPDX-License-Identifier: Apache-2.0
*/
#include <st/g4/stm32g4.dtsi>
/ {
soc {
timers5: timers@40000C00 {
compatible = "st,stm32-timers";
reg = <0x40000C00 0x400>;
clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000008>;
interrupts = <50 0>;
interrupt-names = "global";
st,prescaler = <0>;
status = "disabled";
label = "TIMERS_5";
pwm {
compatible = "st,stm32-pwm";
status = "disabled";
label = "PWM_5";
#pwm-cells = <3>;
};
};
timers20: timers@40015000 {
compatible = "st,stm32-timers";
reg = <0x40015000 0x400>;
clocks = <&rcc STM32_CLOCK_BUS_APB2 0x00100000>;
interrupts = <77 0>, <78 0>, <79 0>, <80 0>;
interrupt-names = "brk", "up", "trgcom", "cc";
st,prescaler = <0>;
status = "disabled";
label = "TIMERS_20";
pwm {
compatible = "st,stm32-pwm";
status = "disabled";
label = "PWM_20";
#pwm-cells = <3>;
};
};
dma1: dma@40020000 {
interrupts = <11 0 12 0 13 0 14 0 15 0 16 0 17 0 96 0>;
dma-requests = <8>;
};
dma2: dma@40020400 {
interrupts = <56 0 57 0 58 0 59 0 60 0 97 0 98 0 99 0>;
dma-requests = <8>;
dma-offset = <8>;
};
dmamux1: dmamux@40020800 {
dma-channels = <16>;
};
adc3: adc@50000400 {
compatible = "st,stm32-adc";
reg = <0x50000400 0x100>;
clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00004000>;
interrupts = <47 0>;
status = "disabled";
label = "ADC_3";
#io-channel-cells = <1>;
has-vref-channel;
};
adc4: adc@50000500 {
compatible = "st,stm32-adc";
reg = <0x50000500 0x100>;
clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00004000>;
interrupts = <61 0>;
status = "disabled";
label = "ADC_4";
#io-channel-cells = <1>;
};
adc5: adc@50000600 {
compatible = "st,stm32-adc";
reg = <0x50000600 0x100>;
clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00004000>;
interrupts = <62 0>;
status = "disabled";
label = "ADC_5";
#io-channel-cells = <1>;
has-temp-channel;
};
};
};