| # STM32G0 PLL configuration options |
| # Copyright (c) 2019 Linaro |
| # SPDX-License-Identifier: Apache-2.0 |
| config CLOCK_STM32_PLL_N_MULTIPLIER |
| depends on CLOCK_STM32_SYSCLK_SRC_PLL |
| PLL multiplier, allowed values: 8-86 |
| PLL output must not exceed 56MHz(1.8V)/26MHz(1.2V). |
| config CLOCK_STM32_PLL_M_DIVISOR |
| depends on CLOCK_STM32_SYSCLK_SRC_PLL |
| PLL divisor, allowed values: 1-8. |
| config CLOCK_STM32_PLL_P_DIVISOR |
| depends on CLOCK_STM32_SYSCLK_SRC_PLL |
| PLL P VCO divisor, allowed values: 2-32. |
| config CLOCK_STM32_PLL_Q_DIVISOR |
| depends on CLOCK_STM32_SYSCLK_SRC_PLL && (SOC_STM32G031XX || SOC_STM32G071XX) |
| PLL Q VCO divisor, allowed values: 2-8. |
| Limited to STM32G0X1 variants. |
| config CLOCK_STM32_PLL_R_DIVISOR |
| depends on CLOCK_STM32_SYSCLK_SRC_PLL |
| PLL R VCO divisor, allowed values: 2-8. |
| endif # SOC_SERIES_STM32G0X |