| # SPDX-License-Identifier: Apache-2.0 |
| |
| CONFIG_SOC_SERIES_STM32H7X=y |
| CONFIG_SOC_STM32H745XX=y |
| CONFIG_SYS_CLOCK_HW_CYCLES_PER_SEC=480000000 |
| |
| # Board config should be specified since there are 2 possible targets |
| CONFIG_BOARD_NUCLEO_H745ZI_Q_M7=y |
| |
| # Enable MPU |
| CONFIG_ARM_MPU=y |
| |
| # Enable HW stack protection |
| CONFIG_HW_STACK_PROTECTION=y |
| |
| # Enable UART ( disable to assign to M4 core) |
| CONFIG_SERIAL=y |
| |
| # Console ( disable to assign to M4 core) |
| CONFIG_CONSOLE=y |
| CONFIG_UART_CONSOLE=y |
| |
| # Enable Pinmux |
| CONFIG_PINMUX=y |
| |
| # Enable GPIO |
| CONFIG_GPIO=y |
| |
| # Clock Configuration |
| CONFIG_CLOCK_CONTROL=y |
| |
| # STLINK provides 8MHz clock input |
| CONFIG_CLOCK_STM32_HSE_CLOCK=8000000 |
| CONFIG_CLOCK_STM32_SYSCLK_SRC_PLL=y |
| |
| # Use HSE (bypass) as PLL input |
| CONFIG_CLOCK_STM32_PLL_SRC_HSE=y |
| CONFIG_CLOCK_STM32_HSE_BYPASS=y |
| |
| # Produce 480MHz clock at PLL1 output |
| CONFIG_CLOCK_STM32_PLL_M_DIVISOR=1 |
| CONFIG_CLOCK_STM32_PLL_N_MULTIPLIER=120 |
| CONFIG_CLOCK_STM32_PLL_P_DIVISOR=2 |
| CONFIG_CLOCK_STM32_PLL_Q_DIVISOR=2 |
| CONFIG_CLOCK_STM32_PLL_R_DIVISOR=2 |