blob: 1ea75a2a13d8156e04c6f7fafc48f2593f830b52 [file] [log] [blame]
/*
* Copyright (c) 2023 STMicroelectronics
*
* SPDX-License-Identifier: Apache-2.0
*/
#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_RESET_STM32WBA_RESET_H_
#define ZEPHYR_INCLUDE_DT_BINDINGS_RESET_STM32WBA_RESET_H_
#include "stm32-common.h"
/* RCC bus reset register offset */
#define STM32_RESET_BUS_AHB1 0x60
#define STM32_RESET_BUS_AHB2 0x64
#define STM32_RESET_BUS_AHB4 0x6C
#define STM32_RESET_BUS_AHB5 0x70
#define STM32_RESET_BUS_APB1L 0x74
#define STM32_RESET_BUS_APB1H 0x78
#define STM32_RESET_BUS_APB2 0x7C
#define STM32_RESET_BUS_APB7 0x80
#endif /* ZEPHYR_INCLUDE_DT_BINDINGS_RESET_STM32WBA_RESET_H_ */