/* | |
* Copyright (c) 2022 Google Inc | |
* | |
* SPDX-License-Identifier: Apache-2.0 | |
*/ | |
#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_RESET_STM32F2_4_7_RESET_H_ | |
#define ZEPHYR_INCLUDE_DT_BINDINGS_RESET_STM32F2_4_7_RESET_H_ | |
#include "stm32-common.h" | |
/* RCC bus reset register offset */ | |
#define STM32_RESET_BUS_AHB1 0x10 | |
#define STM32_RESET_BUS_AHB2 0x14 | |
#define STM32_RESET_BUS_AHB3 0x18 | |
#define STM32_RESET_BUS_APB1 0x20 | |
#define STM32_RESET_BUS_APB2 0x24 | |
#endif /* ZEPHYR_INCLUDE_DT_BINDINGS_RESET_STM32F2_4_7_RESET_H_ */ |